咨询与建议

看过本文的还看了

相关文献

该作者的其他文献

文献详情 >Algorithm and VLSI Architectur... 收藏

Algorithm and VLSI Architecture of a Near-Optimum Symbol Detector for QSM MIMO Systems

作     者:Yen, Mao-Hsu Lu, Hoang-Yang Lu, Ken-Hua Lin, Shao-Yueh Chan, Chia-Chen 

作者机构:National Taiwan Ocean University Department of Computer Science and Information Engineering Keelung202 Taiwan National Taiwan Ocean University Department of Electrical Engineering Keelung202 Taiwan 

出 版 物:《IEEE Access》 (IEEE Access)

年 卷 期:2023年第11卷

页      面:144113-144125页

核心收录:

基  金:This work was supported in part by the National Science Council, Taiwan, under Contract MOST 111-2221-E-019-027 and in part by the Bureau of Standards, Metrology and Inspection (BSMI), Taiwan, under Contract 1D171101112-99 

主  题:Fading channels 

摘      要:Driven by the rapidly growing demand for high quality of service (QoS) in wireless communications, quadrature spatial modulation (QSM) multiple-input multiple-output (MIMO) technologies have received intensive research attention. In this paper, a multiplier-free and divider-free detection algorithm and a corresponding hardware architecture are presented. The proposed algorithm has four steps: 1) applying COordinate Rotation DIgital Computer (CORDIC)-based Givens rotations to QR decompose the fading channel matrices, 2) mapping the transmitted M-ary quadrature amplitude modulation (M-QAM) symbols to the binary phase shift keying (BPSK)-modulated bits, 3) symbol slicing to estimate the transmitted symbols for all transmit antenna combinations (TACs), and 4) measuring the likelihood distances and finding the final solution. Based on hardware considerations for high-speed processing, no multipliers or dividers are used in the four corresponding hardware modules. Finally, computer simulations and hardware implementation are conducted for a configuration with four transmit antennas, two active transmit antennas, and four receive antennas. According to the simulation results, the proposed algorithm performs almost as well as the optimal method but has a lower computational complexity. Furthermore, according to the hardware implementation results, the proposed architecture needs 547k gates (kGEs), has a preprocessing latency of 64 clock cycles, provides a throughput rate of 1 Gbps and has a hardware efficiency of 1.83 (Mbps/kGEs) when operating at a frequency of 500 MHz. The above results also show that even for fast fading channels, the proposed detector is still a promising candidate for providing a high throughput rate and an acceptable bit error rate (BER). © 2013 IEEE.

读者评论 与其他读者分享你的观点

用户名:未登录
我的评分