咨询与建议

看过本文的还看了

相关文献

该作者的其他文献

文献详情 >MIHST: A Hardware Technique fo... 收藏

MIHST: A Hardware Technique for Embedded Microprocessor Functional On-Line Self-Test

作     者:Bernardi, Paolo Ciganda, Lyl Mercedes Sanchez, Ernesto Reorda, Matteo Sonza 

作者机构:Politecn Torino Dipartimento Automat & Informat I-10129 Turin Italy 

出 版 物:《IEEE TRANSACTIONS ON COMPUTERS》 (IEEE Trans Comput)

年 卷 期:2014年第63卷第11期

页      面:2760-2771页

核心收录:

学科分类:0808[工学-电气工程] 08[工学] 0812[工学-计算机科学与技术(可授工学、理学学位)] 

主  题:Microprocessor testing SBST functional testing on-line testing 

摘      要:Testing processor cores embedded in systems-on-chip (SoCs) is a major concern for industry nowadays. In this paper, we describe a novel solution which merges the SBST and BIST principles. The technique we propose forces the processor to execute a compact SBST-like test sequence by using a hardware module called MIcroprocessor Hardware Self-Test (MIHST) unit, which is intended to be connected to the system bus like a normal memory core, requesting no modification of the processor core internal structure. The benefit of using the MIHST approach is manifold: while guaranteeing the same or higher defect coverage of the traditional SBST approach, it reduces the time for test execution, better preserves the processor core Intellectual Property (IP), does not require the system memory to store the test program nor the test data, and can be easily adopted for non-concurrent on-line testing, since it minimizes the required system resources. The feasibility and effectiveness of the approach were evaluated on a couple of pipelined processors.

读者评论 与其他读者分享你的观点

用户名:未登录
我的评分