咨询与建议

看过本文的还看了

相关文献

该作者的其他文献

文献详情 >Research on stability issues o... 收藏
Research on stability issues of a grid-connected PV inverter...

Research on stability issues of a grid-connected PV inverter in power hardware in the loop (PHIL) architecture

作     者:Mandip Pokharel 

作者单位:University of Manitoba 

学位级别:博士

导师姓名:Ngai Man (Carl)

授予年度:2020年

主      题:Boundary Control Delay Fast Dynamic Gain Phase Measurement Hardware in the Loop Ideal Transformer Method Incremental Conductance Interface Algorithm Maximum Power Point Pade Approximation Photovoltaic Power Amplifier Power Hardware in the Loop PV Inverter Real Time Simulator Routh-Hurwitz Criteria RTDS Small-signal Stability Smith Predictor Stability Switched-mode Amplifier Transient Response Voltage Source Inverter 

摘      要:This thesis presents an in-detail stability analysis of a Power Hardware in the Loop (PHIL) network formed through an Ideal Transformer Method (ITM) interface. The ever-growing demand for PHIL testing necessitates thorough research in the area. The ITM interface devices are crucial in determining the accurate and stable PHIL. Therefore, this thesis considers the parameters of these individual devices to develop analytical equations with which the stability can be determined quantitatively. This helps in choosing the interface devices as well as the system parameters before forming the PHIL setup. The PHIL testing is something that requires an experimental result to validate its operation besides the theoretical and mathematical formulations. The work in this thesis follows the methodology of mathematical analysis followed by experimental results. The PHIL setup used in this thesis for its analysis considers a simple resistor divider network to formulate its hypothesis and finally extends the study to evaluate a Grid-Connected PV Inverter (GCPI) in a PHIL architecture. The delay present in the PHIL network as a result of non-ideal interface devices creates a major discrepancy between the results in the actual system with the PHIL system. In order to eliminate the effect of this delay, this thesis considers the application of a Smith Predictor (SP) compensator. This SP compensator consists of a model of the interface and the estimation of the delay in the PHIL network of choice. This thesis works towards developing the model of the interface device in the ITM interface. To validate the model, an experimental gain and phase measurements are made and compared with the gain and phase of the model. This ensures that an accurate model of the interface is obtained to model the SP compensator. Also, the round-trip delay of the PHIL network under study is estimated through various combinations of I/O devices. Once the SP compensator model is developed, it is implemented in Re

读者评论 与其他读者分享你的观点

用户名:未登录
我的评分