When the code length is moderate, non-binary low-density parity-check (NB-ldpc) codes can achieve better error correcting performance than their binary counterparts at the expense of higher decoding complexity. The ch...
详细信息
When the code length is moderate, non-binary low-density parity-check (NB-ldpc) codes can achieve better error correcting performance than their binary counterparts at the expense of higher decoding complexity. The check node processing is a major bottleneck of NB-ldpcdecoding. This paper proposes novel schemes for both the Min-max and the simplified Min-sum check node processing by making use of the cyclical-shift property of the power representation of finite field elements. Compared to previous designs based on the Min-max algorithm with forward-backward scheme, the proposed check node units (CNUs) do not need the complex switching network. Moreover, the multiplications of the parity check matrix entries are efficiently incorporated. For a Min-max NB-ldpc decoder over G F(32), the proposed scheme reduces the CNU area by at least 32 %, and leads to higher clock frequency. Compared to the prior simplified Min-sum based design, the proposed CNU is more regular, and can achieve good throughput-area tradeoff.
暂无评论