In this paper, extended instructions for the advanced encryption standard (AES) cryptographyacceleration in embeddedprocessors and efficient implementation of these instructions are presented. These AES instructions...
详细信息
ISBN:
(纸本)0780385047
In this paper, extended instructions for the advanced encryption standard (AES) cryptographyacceleration in embeddedprocessors and efficient implementation of these instructions are presented. These AES instructions generate four elements in single-instruction, multiple-data format from each input of an AES state. The instruction count for 128-bit key AES encryption can be reduced from 688 to 340 per 128-bit block by using the proposed AES instructions. The execution unit for the AES instructions can be implemented efficiently with a single 2-Kbit table and four small multipliers. The capacity of the table has been reduced to 1/32, compared to that of a conventional fast software algorithm. The AES instructions enable embeddedprocessors for low-cost network equipment to have cryptographic capability with minimal modification.
暂无评论