This paper presents VLSI implementation of an area efficient 8-error correcting (63,47) reed-solomon(RS) encoder and decoder for the CDPD (Cellular Digital Packet Data)communication systems[1]. We implement this RS de...
详细信息
ISBN:
(纸本)0780366778
This paper presents VLSI implementation of an area efficient 8-error correcting (63,47) reed-solomon(RS) encoder and decoder for the CDPD (Cellular Digital Packet Data)communication systems[1]. We implement this RS decoder using Euclidean algorithms which is regular, simple and naturally suitable for VLSI implementation. Constant multipliers based on certain composite field are deployed in the encoder, which significantly decreases the encoder's area. Multipliers over certain composite field GF((2(n))(2)) adopted in this paper lowers the complexity of the multiplication of the decoder. The RS encoder and decoder can independently operates at a clock frequency of 30 MHz. This chip was fabricated in 0.6mum CMOS 1P2M technology with a supply of voltage of 5v, with die area 4mm x 4mm. The chip has been fully tested and stratifies the demand of the CDPD communication systems.
暂无评论