咨询与建议

限定检索结果

文献类型

  • 1 篇 期刊文献

馆藏范围

  • 1 篇 电子文献
  • 0 种 纸本馆藏

日期分布

学科分类号

  • 1 篇 工学
    • 1 篇 电气工程

主题

  • 1 篇 table lookup
  • 1 篇 look up table
  • 1 篇 read operation
  • 1 篇 field programmab...
  • 1 篇 memory cell
  • 1 篇 read-write volta...
  • 1 篇 bcd digit
  • 1 篇 bcd addition
  • 1 篇 binary codes
  • 1 篇 power consumptio...
  • 1 篇 adders
  • 1 篇 2-input lut
  • 1 篇 controller circu...
  • 1 篇 compact bcd adde...
  • 1 篇 field programmab...
  • 1 篇 write operation
  • 1 篇 fpga
  • 1 篇 low-power area e...
  • 1 篇 low-power electr...

机构

  • 1 篇 univ texas arlin...
  • 1 篇 univ dhaka dept ...

作者

  • 1 篇 biswas ashis kum...
  • 1 篇 tara nazma
  • 1 篇 sworna zarrin ta...
  • 1 篇 babu hafiz md. h...
  • 1 篇 ulhaque mubin

语言

  • 1 篇 英文
检索条件"主题词=low-power area efficient binary coded decimal adder"
1 条 记 录,以下是1-10 订阅
low-power and area efficient binary coded decimal adder design using a look up table-based field programmable gate array
收藏 引用
IET CIRCUITS DEVICES & SYSTEMS 2016年 第3期10卷 163-172页
作者: Sworna, Zarrin Tasnim UlHaque, Mubin Tara, Nazma Babu, Hafiz Md. Hasan Biswas, Ashis Kumar Univ Dhaka Dept Comp Sci & Engn Dhaka 1000 Bangladesh Univ Texas Arlington Dept Comp Sci & Engn Arlington TX 76019 USA
The binary coded decimal (BCD) system is suitable for digital communication, which can be designed by field programmable gate array (FPGA) technology, where look up table (LUT) is one of the major components of FPGA. ... 详细信息
来源: 评论