咨询与建议

限定检索结果

文献类型

  • 1 篇 期刊文献

馆藏范围

  • 1 篇 电子文献
  • 0 种 纸本馆藏

日期分布

学科分类号

  • 1 篇 工学
    • 1 篇 电气工程
    • 1 篇 计算机科学与技术...

主题

  • 1 篇 on-chip caches
  • 1 篇 cache storage
  • 1 篇 spin-transfer to...
  • 1 篇 long latency ene...
  • 1 篇 high energy cons...
  • 1 篇 minimising energ...
  • 1 篇 ilp model
  • 1 篇 integer linear p...
  • 1 篇 linear programmi...
  • 1 篇 modelled using i...
  • 1 篇 integer programm...
  • 1 篇 migration proble...
  • 1 篇 sram chips
  • 1 篇 existing hybrid ...
  • 1 篇 stt-ram-based hy...
  • 1 篇 data blocks
  • 1 篇 low static power...
  • 1 篇 stt-ram technolo...
  • 1 篇 write-friendly m...
  • 1 篇 proper allocatio...

机构

  • 1 篇 univ isfahan fac...

作者

  • 1 篇 vafaei abbas
  • 1 篇 jamshidi kamal
  • 1 篇 khajekarimi elya...

语言

  • 1 篇 英文
检索条件"主题词=modelled using integer linear programming formulations"
1 条 记 录,以下是1-10 订阅
排序:
integer linear programming model for allocation and migration of data blocks in the STT-RAM-based hybrid caches
收藏 引用
IET COMPUTERS AND DIGITAL TECHNIQUES 2020年 第3期14卷 97-106页
作者: Khajekarimi, Elyas Jamshidi, Kamal Vafaei, Abbas Univ Isfahan Fac Comp Engn Esfahan Iran
Spin-transfer torque random access memory (STT-RAM) has emerged as an eminent choice for the larger on-chip caches due to high density, low static power consumption and scalability. However, this technology suffers fr... 详细信息
来源: 评论