咨询与建议

限定检索结果

文献类型

  • 736 篇 会议
  • 73 篇 期刊文献

馆藏范围

  • 809 篇 电子文献
  • 0 种 纸本馆藏

日期分布

学科分类号

  • 500 篇 工学
    • 300 篇 电子科学与技术(可...
    • 163 篇 计算机科学与技术...
    • 99 篇 信息与通信工程
    • 92 篇 电气工程
    • 92 篇 软件工程
    • 69 篇 材料科学与工程(可...
    • 43 篇 化学工程与技术
    • 36 篇 仪器科学与技术
    • 36 篇 控制科学与工程
    • 34 篇 光学工程
    • 31 篇 机械工程
    • 19 篇 冶金工程
    • 16 篇 动力工程及工程热...
    • 11 篇 网络空间安全
    • 10 篇 生物医学工程(可授...
    • 7 篇 生物工程
    • 5 篇 建筑学
    • 5 篇 土木工程
  • 200 篇 理学
    • 93 篇 物理学
    • 83 篇 数学
    • 45 篇 化学
    • 18 篇 统计学(可授理学、...
    • 13 篇 系统科学
    • 8 篇 生物学
  • 30 篇 管理学
    • 29 篇 管理科学与工程(可...
    • 11 篇 工商管理
  • 10 篇 军事学
    • 10 篇 军队指挥学
  • 8 篇 经济学
    • 8 篇 应用经济学
  • 4 篇 法学
    • 4 篇 社会学
  • 3 篇 医学
  • 1 篇 农学
  • 1 篇 艺术学

主题

  • 28 篇 hardware
  • 25 篇 clocks
  • 22 篇 field programmab...
  • 21 篇 throughput
  • 21 篇 cmos technology
  • 20 篇 application spec...
  • 19 篇 abstracts
  • 18 篇 logic gates
  • 18 篇 random access me...
  • 17 篇 computer archite...
  • 17 篇 switches
  • 15 篇 computational mo...
  • 15 篇 silicon
  • 14 篇 films
  • 14 篇 decoding
  • 13 篇 cmos integrated ...
  • 13 篇 substrates
  • 13 篇 voltage
  • 13 篇 algorithm design...
  • 13 篇 field programmab...

机构

  • 115 篇 state key lab of...
  • 96 篇 state key lab of...
  • 58 篇 state key lab. o...
  • 30 篇 state-key lab of...
  • 23 篇 state key lab of...
  • 19 篇 asic and system ...
  • 19 篇 asic and system ...
  • 16 篇 state key lab of...
  • 15 篇 state-key lab. o...
  • 15 篇 state key lab of...
  • 14 篇 asic & system st...
  • 13 篇 center for discr...
  • 11 篇 state key lab of...
  • 10 篇 state key lab. o...
  • 9 篇 state key lab of...
  • 8 篇 department of mi...
  • 7 篇 the state key la...
  • 7 篇 fudan university...
  • 7 篇 school of microe...
  • 6 篇 state key lab of...

作者

  • 87 篇 xiaoyang zeng
  • 44 篇 zeng xiaoyang
  • 42 篇 xuan zeng
  • 32 篇 xin-ping qu
  • 29 篇 jianli chen
  • 27 篇 jia zhou
  • 27 篇 yibo fan
  • 26 篇 jun yu
  • 24 篇 dian zhou
  • 22 篇 wei li
  • 22 篇 jun han
  • 22 篇 fan yang
  • 22 篇 junyan ren
  • 20 篇 yinyin lin
  • 20 篇 zeng xuan
  • 18 篇 chi nan
  • 18 篇 yun chen
  • 17 篇 kun wang
  • 17 篇 lingli wang
  • 16 篇 nan chi

语言

  • 764 篇 英文
  • 42 篇 中文
  • 3 篇 其他
检索条件"机构=ASIC&System State Key Lab"
809 条 记 录,以下是21-30 订阅
排序:
A 6b 800MS/s SAR ADC With Speed-Enhanced SAR Logic and Grouped DAC Capacitors  16
A 6b 800MS/s SAR ADC With Speed-Enhanced SAR Logic and Group...
收藏 引用
16th IEEE International Conference on Solid-state and Integrated Circuit Technology, ICSICT 2022
作者: Zhang, Yuxuan Zhao, Yutong Lan, Jingchao Ye, Fan Xie, Yufeng Ren, Junyan State Key Lab. of ASIC & System Fudan University Shanghai China School of Microelectronics Fudan University
This paper presents a 6-bit 800MS/s successive approximation register (SAR) analog-to digital converter (ADC) in 28nm CMOS with grouped digital-to-analog converter (DAC) capacitor array. High-speed operation is achiev... 详细信息
来源: 评论
High Efficient Automatic Power/Ground Layout Routing Algorithm for Analog ICS
High Efficient Automatic Power/Ground Layout Routing Algorit...
收藏 引用
2023 China Semiconductor Technology International Conference, CSTIC 2023
作者: Zuo, Jiaxin. Li, Fei. Wan, Jing. Fudan University State Key Lab of Asic and System School of Information Science and Engineering Shanghai China Suzhou Foohu Technology Co. Ltd. China
In this work, we explored an efficient automatic layout routing algorithm for connecting the power and ground pins in analog integrated circuits. A rectilinear minimal spanning tree (RMST) algorithm for two sets of pi... 详细信息
来源: 评论
High-Dimensional Analog Circuit Sizing via Bayesian Optimization in the Variational Autoencoder Enhanced Latent Space
High-Dimensional Analog Circuit Sizing via Bayesian Optimiza...
收藏 引用
Electronics Design Automation (ISEDA), International Symposium of
作者: Wangzhen Li Zhaori Bi Xuan Zeng Microelectronics Department State Key Lab of ASIC & System Fudan University Shanghai China
High-dimensional analog circuit sizing with machine learning-based surrogate models suffers from the high sampling cost of evaluating expensive black-box objective functions in huge design spaces. This work addresses ... 详细信息
来源: 评论
SDformer: Efficient End-to-End Transformer for Depth Completion
arXiv
收藏 引用
arXiv 2024年
作者: Qian, Jian Sun, Miao Lee, Ashley Li, Jie Zhuo, Shenglong Chiang, Patrick Yin State Key Lab of ASIC & System Fudan University Shanghai China PhotonIC Technologies
Depth completion aims to predict dense depth maps with sparse depth measurements from a depth sensor. Currently, Convolutional Neural Network (CNN) based models are the most popular methods applied to depth completion... 详细信息
来源: 评论
PRAD: A Bayesian Optimization-based DSE Framework for Parameterized Reconfigurable Architecture Design
PRAD: A Bayesian Optimization-based DSE Framework for Parame...
收藏 引用
Annual IEEE Symposium on Field-Programmable Custom Computing Machines (FCCM)
作者: Bingbing Peng Shaoyang Sun Yuan Dai Jingyuan Li Yunhui Qiu Kaihang Wang Wenbo Yin Lingli Wang State Key Lab of ASIC and System Fudan University China
Coarse-Grained Reconfigurable Architecture (CGRA) is a domain-specific reconfigurable architecture. Generally, the CGRA architecture consists of IO, memory, coarse-grained processing element (PE), and interconnect. Us...
来源: 评论
HierSyn: Fast Synthesis for Large Hierarchical Designs  15
HierSyn: Fast Synthesis for Large Hierarchical Designs
收藏 引用
15th IEEE International Conference on asic, asicON 2023
作者: Zhang, Yishan Zhang, Zhiyong Wu, Chang Fudan University State-Key Lab of ASIC and System School of Microelectronics Shanghai200433 China Shanghai Fudan Microelectronics Group Co. Ltd Shanghai200433 China
As design goes into multi-billion transistors, the synthesis runtime becomes an important issue, particularly for design verification and prototyping, as one may run the synthesis many times with design change. Module... 详细信息
来源: 评论
Hierarchical Optimization Algorithm for the Automatic Design of Analog Integrated Circuit
Hierarchical Optimization Algorithm for the Automatic Design...
收藏 引用
China Semiconductor Technology International Conference (CSTIC)
作者: Yu Zong Jing Wan State key lab of ASIC and System School of Information Science and Engineering Fudan University Shanghai China
In this work, we have explored the use of hierarchical optimization technique to automatically design low dropout regulator. When we use genetic algorithm for multi-objective optimization, the increase of design varia... 详细信息
来源: 评论
Moth: A Hardware Accelerator for Neural Radiance Field Inference on FPGA
Moth: A Hardware Accelerator for Neural Radiance Field Infer...
收藏 引用
Annual IEEE Symposium on Field-Programmable Custom Computing Machines (FCCM)
作者: Yuanfang Wang Yu Li Haoyang Zhang Jun Yu Kun Wang State Key Lab of ASIC & System Fudan University Shanghai China
Neural Radiance Field (NeRF) is a state-of-the-art algorithm in the field of novel view synthesis and has the potential to be used in AR/VR. However, the inference of NeRF is time-consuming. Motivated by resource-cons...
来源: 评论
A Decision-Based CORDIC Hardware for Arc Tangent Calculation
A Decision-Based CORDIC Hardware for Arc Tangent Calculation
收藏 引用
International Conference on asic
作者: Haoyu Wu Liyu Lin Haodong Sun Xiaoyang Zeng Yun Chen State Key Lab of ASIC & System Fudan University Shanghai China
The COordinate Rotation DIgital Computer (CORDIC) simplifies the elementary function using bit-shift operation and addition. However, the iteration increases with the accuracy and causes a long latency. In this paper,...
来源: 评论
FET-OPU: A Flexible and Efficient FPGA-Based Overlay Processor for Transformer Networks
FET-OPU: A Flexible and Efficient FPGA-Based Overlay Process...
收藏 引用
IEEE International Conference on Computer-Aided Design
作者: Yueyin Bai Hao Zhou Keqing Zhao Hongji Wang Jianli Chen Jun Yu Kun Wang State Key Lab of ASIC & System Fudan University Shanghai China
There are already some works on accelerating transformer networks with field-programmable gate array (FPGA). However, many accelerators focus only on attention computation or suffer from fixed data streams without fle...
来源: 评论