咨询与建议

限定检索结果

文献类型

  • 8 篇 会议

馆藏范围

  • 8 篇 电子文献
  • 0 种 纸本馆藏

日期分布

学科分类号

  • 3 篇 理学
    • 2 篇 数学
    • 1 篇 物理学
  • 2 篇 工学
    • 2 篇 计算机科学与技术...
    • 1 篇 软件工程

主题

  • 5 篇 ray tracing
  • 4 篇 registers
  • 4 篇 hardware
  • 3 篇 program processo...
  • 2 篇 libraries
  • 2 篇 computer archite...
  • 2 篇 vliw
  • 1 篇 parallel archite...
  • 1 篇 graphics process...
  • 1 篇 neural networks
  • 1 篇 resource managem...
  • 1 篇 convolution
  • 1 篇 optimization
  • 1 篇 adders
  • 1 篇 instruction sets
  • 1 篇 image color anal...
  • 1 篇 equations
  • 1 篇 mathematical mod...
  • 1 篇 shape
  • 1 篇 delay

机构

  • 4 篇 department of el...
  • 3 篇 lam-computer arc...
  • 2 篇 lam - computer a...
  • 2 篇 universidade do ...
  • 2 篇 department of el...
  • 2 篇 department of el...
  • 1 篇 silicon hive-int...
  • 1 篇 departament d'in...
  • 1 篇 department of el...
  • 1 篇 lam - computer a...
  • 1 篇 department of el...
  • 1 篇 department of el...
  • 1 篇 lam - computer a...
  • 1 篇 lam - computer a...
  • 1 篇 coppe - systems ...
  • 1 篇 department of el...
  • 1 篇 silicon hive - i...

作者

  • 5 篇 alexandre s. ner...
  • 5 篇 nadia nedjah
  • 5 篇 lech jozwiak
  • 2 篇 nery alexandre s...
  • 2 篇 felipe m. g. fra...
  • 2 篇 henk corporaal
  • 2 篇 jozwiak lech
  • 2 篇 nedjah nadia
  • 1 篇 lindwer menno
  • 1 篇 felipe m.g. fran...
  • 1 篇 felipe m.g. fran...
  • 1 篇 frança felipe m....
  • 1 篇 franca felipe m....
  • 1 篇 felipa m.g. fran...
  • 1 篇 lima priscila m....
  • 1 篇 menno lindwer
  • 1 篇 cocco mauro
  • 1 篇 morveli-espinoza...
  • 1 篇 frança felipe m....
  • 1 篇 mauro cocco

语言

  • 8 篇 英文
检索条件"机构=LAM - Computer Architecture and Microelectronics Laboratory"
8 条 记 录,以下是1-10 订阅
排序:
Logic as energy: A SAT-based approach
Logic as energy: A SAT-based approach
收藏 引用
2nd International Symposium on Brain, Vision, and Artificial Intelligence, BVAI 2007
作者: Lima, Priscila M. V. Morveli-Espinoza, M. Mariela M. França, Felipe M. G. LAM - Computer Architecture and Microelectronics Laboratory Universidade Federal Do Rio de Janeiro Brazil Departament d'Informàtica Universitat Autònoma de Barcelona Spain COPPE - Systems Engineering and Computer Science Program Universidade Federal Do Rio de Janeiro Brazil
This paper presents the implementation of ARQ-PROP II, a limited-depth propositional reasoner, via the compilation of its specification into an exact formulation using the satyrus platform. satyrus' compiler takes... 详细信息
来源: 评论
A parallel Ray Tracing architecture suitable for application-specific hardware and GPGPU implementations
A parallel Ray Tracing architecture suitable for application...
收藏 引用
2011 14th Euromicro Conference on Digital System Design: architectures, Methods and Tools, DSD 2011
作者: Nery, Alexandre S. Nedjah, Nadia Franca, Felipe M.G. Jozwiak, Lech LAM - Computer Architecture and Microelectronics Laboratory Systems Engineering and Computer Science Program COPPE Universidade Federal Rio de Janeiro Brazil Department of Electronics Engineering and Telecommunications Faculty of Engineering Universidade do Estado Rio de Janeiro Brazil Department of Electrical Engineering - Electronic Systems Eindhoven University of Technology Netherlands
The Ray Tracing rendering algorithm can produce high-fidelity images of 3-D scenes, including shadow effects, as well as reflections and transparencies. This is currently done at a processing speed of at most 30 frame... 详细信息
来源: 评论
Hardware reuse in modern application-specific processors and accelerators
Hardware reuse in modern application-specific processors and...
收藏 引用
2011 14th Euromicro Conference on Digital System Design: architectures, Methods and Tools, DSD 2011
作者: Nery, Alexandre S. Jozwiak, Lech Lindwer, Menno Cocco, Mauro Nedjah, Nadia França, Felipe M.G. LAM - Computer Architecture and Microelectronics Laboratory Systems Engineering and Computer Science Program COPPE Universidade Federal do Rio de Janeiro Brazil Department of Electronics Engineering and Telecommunications Faculty of Engineering Universidade do Estado do Rio de Janeiro Brazil Department of Electrical Engineering - Electronic Systems Eindhoven University of Technology Netherlands Silicon Hive - Intel UMG Netherlands
Effective exploitation of the application-specific parallel patterns and computation operations through their direct implementation in hardware is the base for construction of high-quality application-specific (re-) c... 详细信息
来源: 评论
Automatic complex instruction identification for efficient application mapping onto ASIPs
Automatic complex instruction identification for efficient a...
收藏 引用
IEEE Latin American Symposium on Circuits and Systems (LASCAS)
作者: Alexandre S. Nery Nadia Nedjah Felipe M. G. França Lech Jozwiak Henk Corporaal Department of Electrical Engineering - Electronic Systems Eindhoven University of Technology The Netherlands Department of Electronics Engineering and Telecommunications Universidade do Estado do Rio de Janeiro Brazil LAM - Computer Architecture and Microelectronics Laboratory Universidade Federal do Rio de Janeiro Brazil
Instruction Set Customization is a well-known technique to enhance the performance and efficiency of Application-Specific Processors (ASIPs). An extensive application profiling can indicate which parts of a given appl... 详细信息
来源: 评论
A framework for automatic custom instruction identification on multi-issue ASIPs
A framework for automatic custom instruction identification ...
收藏 引用
IEEE International Conference on Industrial Informatics (INDIN)
作者: Alexandre S. Nery Nadia Nedjah Felipe M. G. França Lech Jozwiak Henk Corporaal LAM - Computer Architecture and Microelectronics Laboratory COPPE Universidade Federal do Rio de Janeiro Brazil Department of Electrical Engineering - Electronic Systems Eindhoven University of Technology The Netherlands Universidade do Estado do Rio de Janeiro Rio de Janeiro RJ BR
Custom Instruction Identification is an important part in the design of efficient Application-Specific Processors (ASIPs). It consists of profiling of a given application to find patterns of basic operations that are ... 详细信息
来源: 评论
A Parallel Ray Tracing architecture Suitable for Application-Specific Hardware and GPGPU Implementations
A Parallel Ray Tracing Architecture Suitable for Application...
收藏 引用
Euromicro Symposium on Digital System Design
作者: Alexandre S. Nery Nadia Nedjah Felipa M.G. Franca Lech Jozwiak LAM-Computer Architecture and Microelectronics Laboratory Systems Engineering and Computer Science Program COPPE Universidade Federal do Rio de Janeiro Brazil Department of Electrical Engineering-Electronic Systems Eindhoven University of Technology Netherlands Universidade do Estado do Rio de Janeiro Rio de Janeiro RJ BR
The Ray Tracing rendering algorithm can produce high-fidelity images of 3-D scenes, including shadow effects, as well as reflections and transparencies. This is currently done at a processing speed of at most 30 frame... 详细信息
来源: 评论
A parallel architecture for ray-tracing with an embedded intersection algorithm
A parallel architecture for ray-tracing with an embedded int...
收藏 引用
IEEE International Symposium on Circuits and Systems (ISCAS)
作者: Alexandre S. Nery Nadia Nedjah Felipe M.G. França Lech Jozwiak LAM-Computer Architecture and Microelectronics Laboratory Systems Engineering and Computer Science Program COPPE Universidade Federal do Rio de Janeiro Brazil Department of Electrical Engineering-Electronic Systems Eindhovan University of Technology Netherlands Department of Electronics Engineering and Telecommunications-Faculty of Engineering Universidade do Estado do Rio de Janeiro (UERJ) Brazil
Real time rendering of three-dimensional scenes in Ray Tracing is a hard problem. However, parallel implementations have been enabling real time performance, as the algorithm can be highly parallelized. Thus, a custom... 详细信息
来源: 评论
Hardware Reuse in Modern Application-Specific Processors and Accelerators
Hardware Reuse in Modern Application-Specific Processors and...
收藏 引用
Euromicro Symposium on Digital System Design
作者: Alexandre S. Nery Lech Jozwiak Menno Lindwer Mauro Cocco Nadia Nedjah Felipe M.G. Franca LAM-Computer Architecture and Microelectronics Laboratory Systems Engineering and Computer Science Program COPPE Universidade Federal do Rio de Janeiro Brazil Department of Electrical Engineering-Electronic Systems Eindhoven University of Technology Netherlands Silicon Hive-Intel UMG Netherlands Department of Electronics Engineering and Telecommunications-Faculty of Engineering Universidade do Estado do Rio de Janeiro Brazil
Effective exploitation of the application-specific parallel patterns and computation operations through their direct implementation in hardware is the base for construction of high-quality application-specific (re-)co... 详细信息
来源: 评论